



Ans 1 m) in3 In2 lo In3/n2 ln1 A= 1,3 ln2ln0 + [n3[n] ln0 + 1,3 [n2[n] +

In3 ln1 + ln2 ln1 + In2 ln0



Ans 2. A) D latch is a lived triggered element and it copies value of D to Q when clock = 1 for D to Q when clock = 1 for D-latch, positive lived triggered D-latch, and clock = 0 for negative lived and clock = 0 for negative lived and greed D-latch. Moreover, latches triggered D-latch. Moreover, latches are asynchronous, that means the are asynchronous, as soon as input changes, output changes.

- Clk D latch.

on the other hand, D flip flop is edge briggered element. That is It sets of D=D at all rising edge of the clock for positive edge briggered D flip flop and sets 0=D at all falling eages of the clock for negative edge briggered D flip flop. D flip flops are

Ams 2A)

Synchronous, which means the value changes after some three the edge nises or falls.



Positive edge triggered D flip flop.

Q. F.9

(5)



Scanned with CamScanner

2 A). 1 One hat encoding is advantageny to use when there are a number of states many states. One hot encoding makes it easy to detect which bit belongs to what and is also as the effective. Thosefore, if there are 4 stedes, there will be 4 bits w, x, y, 2 and if y=1 we can easily say it is indicating State B.  $A \rightarrow 000$ 

3B)

Stale transition digram:

|      | W45         | Hans                | 1402        | digas | √00°,<br>→  |                     | ,   |                |         |
|------|-------------|---------------------|-------------|-------|-------------|---------------------|-----|----------------|---------|
| Pres | und   A B C | W=00<br>A<br>C<br>B | W201  B C B | A A B | A<br>A<br>B | 001 @<br>111<br>010 | 111 | 10 001 111 b10 | 111 010 |





